# Design of an Optical Receiver using Transimpedance amplifier with light detector and Equalization in MOS Technologies

G.Sowmya<sup>1</sup>, Dr.M.V.Subramanyam2, J. Sofia Priyadarshni<sup>3</sup>

<sup>1</sup>P.G.Student, RGM College of Engg. & Tech., Nandyal <sup>2</sup>Principal, SREC, Nandyal, JNTU, A.P., India <sup>3</sup>Associate professor, ECE, RGMCET, Nandyal, JNTU, A.P., India

*Abstract*— In circuits and systems for short distance communications optical receivers with monolithically integrated photo detectors can be used. In this the entire optical receiver can be implemented in standard CMOS technology. Not only save the extra overhead and cost during assembly for multichip solutions, but also ground bounce issues, ESD problems, and parasitic associated with bond pads and bond wires can also be eliminated.

CMOS technology uses a combination of spatially modulated light (SML) detector, Transimpedance amplifier, differential gain stage, Post amplifier and an analog equalizer while designing a optical receiver. A transimpedance amplifier is operated with 3.3v supply, while the rest of the circuit blocks are powered with 1.8v supply.

These different circuits are implemented using a TOP Spice tool and PSpice tool and compared the results

*Keywords*— CMOS integrated circuits, negative miller capacitance, transimpedance amplifier, Electrostatic Discharge, equalizers.

## I. INTRODUCTION

Optical receivers have been proposed for transmission data rates ranging from a few hundreds of Mbit/s to few Gbit/s over distances of the order of 10 to 1000m. The wide spread penetration of fiber networks in to homes and business will require a low cost and high reliability while transmitting the data bits

A Numerous high performance GaAs [1] receivers have been demonstrated in the past few years, based on the integration of metal- semiconductor –metal (MSM) photo detector with transimpedance amplifiers this causes high cost due to high technologies on the other hand, CMOS technology [11] is more attractive than GaAs because of its low cost and potential for very large scale integration.

However the optical receiver with monolithically integrated photo detector can be used for communication systems. In this paper various key features of the photo detector, like process compatibility, large band width, high responsitivity and low operating voltage can be achieved with p-i-n Photo detector [2]. The band width of photo detector, built on bulk silicon is severely degraded. This occurs because most of the photons are absorbed in the undepleted region of semiconductor, where the photo generated carries are not subjected to the electric field generated by the surface electrodes. The minority carriers diffuse with in the neutral bulk and eventually, part of them may be collected by the electrodes the time gap dependent on the slow diffusion effect, resulting in a degradation of photo detector speed performance.

To improve performance of photo detector it is implemented in CMOs technology as photo detector with SML detector[3] which consists of a row of photo detector alternatively covered and uncovered with a light blocking metals. The SML photo detector is capable of high speed operation with smaller responsivity [4].when equalization has also been applied to solve this problem. The equalizer circuit is as shown in the Fig. 1.



Fig.1 Schematic of Equalizer



Fig. 2 Equalizer frequency response

The frequency response of the photo detector with equalizer circuit is as shown Fig. 2 and it was selected for the receiver integration in this design.

## II. INTEGRATED OPTICAL RECEIVER

The architecture of the optical receiver is as shown in Fig. 3. This integrates an on chip SML detector [8],a Transimpedance amplifier, differential gain stage, post amplifier and output buffer on a single chip.



## Fig. 3 Optical receiver block diagram

The entire optical receiver front end begins with the SML detector that converts the incident optical power into two currents. When the subtraction of these two signals is performed, the signal due to slow diffusive carriers from the substrate can be removed, and the bandwidth of the photo detector can be improved. A differential TIA [5] converts the two currents from the photodiodes into two voltages. The photodiodes are dc coupled to the TIA to avoid the extra parasitic capacitance due to ac coupling. A supply voltage of 3.3 V was used in the TIA to provide a high reverse-bias voltage for the photodiodes so that large photo detector bandwidth and responsivity can be achieved simultaneously. AC coupling with a cutoff frequency of 100 kHz was used to connect the TIA to the rest of the circuit blocks that operate from a 1.8-V supply. A differential gain stage follows the ac coupling to further improve common-mode rejection. An equalizer and a post amplifier (PA) follow to further remove Inter symbol Interference (ISI) and increase the signal swing, respectively. For testing purposes, an output buffer was used to drive the signal to the oscilloscope [6].

### A. Transimpedance Amplifier



Fig. 4 Schematic of Transimpedance amplifier

Fig. 4 illustrates the circuit schematic of the Transimpedance amplifier with SML detector. It consists two differential amplifier are (M1, M2, M5) & (M3, M4, M6) cascaded.

Here the transistor size is specified as  $N_f X W_f/L$  where  $N_{f,} W_f \& L$  represents the number of fingers, finger width and the finger length respectively. In this TIA we give input voltages less than 1.8v&here we give input voltages less than 1.8v& supply is 3.3v.here we use a negative miller capacitance [7] is employed to improve the pole frequency and to increase the overall TIA band width and also it reduces the parasitic capacitances between the two cascaded stages.

Frequency response curves:



Fig: a frequency response TIA with 90fF capacitor



Fig: b frequency response TIA without capacitor



Fig: c frequency response TIA with 150fF capacitor

While the Transimpedance gain is mainly provided by the miller capacitors. The TIA provides a gain of about  $60dB\Omega$ .

#### B. AC Coupling

AC-coupling is used to change the common-mode voltage level when interconnecting different physical layers [8]. A simple example is shown in Fig. 5.



Fig. 5. AC coupling circuit

Since the TIA is the only block using a 3.3-V supply, ac coupling provides a shift down in the common-mode voltage going into the subsequent stage. The values of  $R_{ac}$  and  $C_{ac}$  were chosen so that the cutoff frequency is 100 kHz, which is low enough to pass the lowest frequency content of a 2<sup>31</sup>-1 pattern at 3–5 Gbits/s. To reduce the load on the TIA, a combination of lower  $C_{ac}$  and higher  $R_{ac}$  were used, as shown in Fig.5.

#### III. DIFFERENTIAL GAIN STAGE

The architecture of differential gain stage is as shown in Fig. 6.



Fig: 6: Schematic Differential gain stage



Fig.7 Frequency response of the differential gain stage

Mainly this circuit is based on Cherry-Hooper amplifier [8] with active feedback to achieve high gain bandwidth.

$$\frac{V_{out}}{V_{in}} \frac{A_{uo} w_{i2}^2}{s^2 + 2\varsigma w_{i3} s + w_{i2}^2}$$
(1)

M1 and M3 are used for lower power consumption and also a gain cell is provided for the equalizer to work properly.

## IV. LIMITING AMPLIFIER

Mainly the limiting amplifier is used for amplify the signal coming from equalizer which is composed of a chain of 5 gain cells and an offset cancellation circuit [10]. The gain bandwidth equation is as shown below

$$\begin{array}{c} W_{c}X\left[\begin{array}{c} -1\\ 1\end{array}\right] \stackrel{1}{=} \frac{1}{2^{n}} \frac{1}{4} X \overset{1}{A}^{n}_{c} \end{array} \tag{2}$$

$$\begin{array}{c} \text{GBW}= & 1\\ \text{Imiting amplifier circuit and corresponding} \end{array}$$

frequency responses as shown in fig(7), fig(8) respectively



Fig. 7 Schematic Limiting amplifier



Fig. 8 Frequency response of the limiting amplifier

V. DOUBLE FREQUENCY OUTPUT BUFFER



Fig. 9 Schematic of output buffer



Fig. 10 Frequency response of the output buffer

This circuit is used to half the input capacitance as the signal goes through the limiting baud rate can be improved .the frequency response for the output buffer is as shown in Fig. 10.

#### VI. MEASUREMENT RESULTS

The Optical receiver may implement a poly six-metal 0.18  $\square$  m CMOS technology. It includes Photo detector. Transimpedance amplifier, AC coupling, differential gain stage, Equalizer, Post amplifier and Output buffer. Here a power meter and a multimeter were used to measure the input optical power and the output current in order to determine the dc responsivity of the photo detector. With an input power 500 W, the currents coming from both the exposed and covered photodiodes were 64.4 and 38.5 A, respectively, when the reverse-bias voltage was set t 2 V. This leads to a net responsivity1 of 0.052 A/W. The net responsivity of the photo detector was also measured at other reverse-bias voltages, and the result is shown in Fig. 23.As expected, the net responsivity increases with the reverse-bias voltage since increasing the reverse-bias voltage increases the width of the depletion region in the photodiode. For a fixed optical power, this causes more carriers to be captured by the electric field in the depletion region, resulting in less recombination of electronhole pairs, thus translating to a higher responsivity.



Fig. 11 Optical sensitivity with BER of less than 10<sup>-12</sup> for Different data rates with different modes

Fig. 11 shows the optical sensitivity with a BER of less  $than 10^{-12}$  at different data rates in both modes. The sensitivity is better in the LP mode at lower data rates because an increased TIA bandwidth in the HS mode leads to a higher total integrated noise. Therefore, while the HS mode is suitable for higher data rates, the LP mode is preferred for data rates below 4.25 Gbits/s from both power consumption and sensitivity perspectives.

#### VII. CONCLUSION

By combining an SML detector and an equalizer in a monolithically integrated photo detector, a maximum data rate can be achieved. It is the fastest photo detector integrated in a standard CMOS technology using standard supplies at or below 3.3 V. A low-noise TIA with high bandwidth and high transimpedance gain has also been proposed. By employing a negative Miller capacitance, the bandwidth of the TIA can be extended while keeping a flat frequency response. it used a very high supply voltage of 13.9 V to reverse-bias Moreover, since the TIA and PA were not integrated on chip with the photo detector, an external TIA was used for testing. In conclusion, the optical receiver achieves better sensitivity The improvement in sensitivity justifies the design of the proposed low-noise TIA compared to the TIA with an RGC input stage [5] [8]. And the frequency responses of the different stages can be implemented in Top spice tool and compares output of the corresponding blocks.

#### REFERENCES

- J.Choi. B.Shey and O.C.Chen,"A monolithic GaAs receiver for optical interconnect systems", IEEE J.Solid State circuits, vol.29, no.3, pp.328-331, mar1994.
- [2] C.Hermans and M.Steyaert,"A High speer 850 –nm optical receiver front end in 0.18µm CMOS,"IEEE J.Solid State Circuits, Vol. 41.no. 7,pp.1606-1614,jul.2006C.
- [3] [M. Ghioni, F. Zappa, V. Kesan, and J. Warnock, "A VLSI-compatible high-speed silicon photodetector for optical data link applications,"
- [4] J. Sturm, M. Leifhelm, H. Schatzmayr, S. Groiss, and H. Zimmermann, "Optical receiver IC for CD/DVD/blue-laser application," *IEEE J. Solid-State Circuits*, vol. 40, no. 7, pp. 1406–1413, Jul. 2005.
- [5] W.-Z. Chen and S.-H. Huang, "A 2.5 Gbps CMOS fully integrated optical receiver with lateral PIN detector," in *Proc. IEEE CICC*, Sep. 2007, pp. 293–296.
- [6] K. Ayadi, M. Kuijk, P. Heremans, G. Bickel, G. Borghs, and R. Vounckx, "A monolithic optoelectronic receiver in standard 0.7μm.CMOS operating at 180 MHz and 176-fJ light input energy," *IEEE Photon. Technol. Lett.*, vol. 9, no. 1, pp. 88–90, Jan. 1997.
- [7] C. Rooman, D. Coppee, and M. Kuijk, "Asynchronous 250 Mb/s optical receivers with integrated detector in standard CMOS technology for optocoupler applications," in *Proc. 25th ESSCIRC*, Sep. 1999, pp. 234–237.
- [8] T. Kao and A. Chan Carusone, "A 5-Gbps optical receiver with monolithically integrated photodetector in 0.18- μm CMOS," in *Proc. IEEE RFIC*, Jun. 2009, pp. 451–454.
- [9] P. Gray, P. Hurst, S. Lewis, and R. Meyer, Analysis and Design of Analog Integrated Circuits. New York: Wiley, 2001.
- [10] S.Galal and B.Razavi,"10 Gb/s limiting amplifier and laser modulator driver in 0.18 μm CMOS technology."IEEEJ.Solid State Circuits, vol, 38.n0.12, pp. 2138–2146, Dec, 2003.
- [11] CMOS Integrated Circuits by Mohammed Rasheed